Abstract
This paper proposes a power and area efficient Laplacian Pyramid processing engine (LPPE) for real-time portable image/video processing applications. On the architecture level, an adaptive data compression technique is proposed to reduce the power and area of FIFOs in the LPPE while maintaining small mean square error (MSE). A new filtering extension method is proposed to reduce the output errors caused by image boundary pixels. On the circuit level, near-threshold operation is adopted to further reduce the power consumption. The proposed LPPE is fabricated in 0.18- $\mu\text{m}$ CMOS process technology and consumes only 452 $\mu\text{W/frame}$ with a clock frequency of 3.68 MHz and 112 frames per second at 0.5 V. The area is reduced by 18.98%–36.06% compared to conventional counterpart.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: IEEE Transactions on Circuits and Systems I: Regular Papers
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.