Abstract
A monolithic, CMOS, constant-fraction discriminator (CFD) was designed and fabricated in a 1.2-/spl mu/ N-well process. This circuit uses an on-chip, distributed R-C delay line to realize the constant-fraction shaping. The delay line is constructed of a 4.8-/spl mu/ wide, 500-/spl mu/ long serpentine layer of polysilicon above a grounded second layer of polysilicon. This line generates about 1.1 ns of delay for a 5-ns risetime signal with a slope degradation of only 15%. The CFD also features DC feedback for both the arming and zero-crossing discriminators to eliminate timing errors caused by offsets. The entire circuit, including the delay line, requires an area of 200 /spl mu//spl times/950 /spl mu/. The timing walk for 5-ns risetime signals over the dynamic range from -20 mV to -2 V was less than /spl plusmn/150 ps. Each channel of the CFD consumed /spl sim/15 mW from a single 5-V supply.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.