Abstract
The design of low power consumption for the different application and electronic product has become one of the challenges in high performance of Very Large Scale Integration (VLSI) design today. Therefore, many techniques have been introduced to minimize the power consumption and one of the technique is by using Multi-threshold Complementary Oxide Semiconductor (MTCMOS) power gating technique. This paper aimed to design a High Speed Phase Frequency Detector (HSPFD) using MTCMOS power gating technique implemented in 130 nm CMOS technology by using Cadence Virtuoso Tool. This design achieved a power consumption of 0.116 µW and frequency of 1.26 GHz. The result shows that the power consumption of HSPFD with MTCMOS power gating technique achieved about 67.14% smaller than conventional HSPFD while the frequency improved about 26%. The total area of the proposed HSPFD is 1423 µm2 (61.1100 µm x 23.290 µm). It can be conclude that, this design has better performance compared to previous work and it is suitable for applications like wireless communication system that need low power blocks to have long life battery.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.