Abstract

For three fundamental input-protection schemes suitable for high-frequency CMOS ICs, which utilize protection devices such as NMOS transistors, thyristors, and diodes, we attempt an in-depth comparison on HBM ESD robustness in terms of lattice heating inside protection devices and peak voltages developed across gate oxides in input buffers, based on DC, mixed-mode transient, and AC analyses utilizing a 2-dimensional device simulator. For this purpose, we construct an equivalent circuit model of input HBM test environments for CMOS chips equipped with input ESD protection circuits, which allows mixed-mode transient simulations for various HBM test modes. By executing mixed-mode simulations including up to six active protection devices in a circuit, we attempt a detailed analysis on the problems, which can occur in real tests. In the procedure, we suggest to a recipe to ease the bipolar trigger in the protection devices and figure out that oxide failure in internal circuits is determined by the peak voltage developed in the later stage of discharge, which corresponds to the junction breakdown voltage of the NMOS structure residing in the protection devices. We explain strength and weakness of each protection scheme as an input ESD protection circuit for high-frequency ICs, and suggest valuable guidelines relating design of the protection devices and circuits.

Highlights

  • CMOS chips are more vulnerable to electrostatic discharge (ESD) due to the thin gate oxides used, and protection devices such as NMOS transistors are required at input pads

  • We construct an equivalent circuit model of input human-body model (HBM) test environments for CMOS chips equipped with input ESD protection circuits, which allows mixed-mode transient simulations for various HBM test modes

  • For three fundamental input-protection schemes suitable for high-frequency CMOS ICs, which utilize protection devices such as NMOS transistors, thyristors, and diodes, we attempted an in-depth comparison on HBM ESD characteristics based on DC, mixed-mode transient, and AC analyses utilizing a 2-dimensional device simulator

Read more

Summary

Introduction

CMOS chips are more vulnerable to electrostatic discharge (ESD) due to the thin gate oxides used, and protection devices such as NMOS transistors are required at input pads. We introduce three fundamental ESD protection schemes utilizing NMOS transistors, thyristors, and diodes, which can be implemented into input pad structures of high-frequency CMOS ICs, assuming usage of standard CMOS processes. To device failures when using the fundamental protection schemes since it can provide valuable information in designing most of protection circuits. We analyze and compare in detail discharge characteristics of the three protection schemes for various discharge modes in input human-body model (HBM) tests.

Protection Device Structures and DC Characteristics
Input ESD Protection
Mixed-Mode Transient Simulations
Voltages across the Gate Oxides in the Early Stage of Discharge
Voltages across the Gate Oxides in the Later Stage of Discharge
Location of Peak Temperature
AC Device Simulations
Considerations in Designing the NMOS Device
Considerations in Designing the Diode Device
Location of the Clamp NMOS Device
Summary
Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call