Abstract
This work presents a 1.6 GHz non-overlap clock generation architecture with a differential clock driver and clock level shifters for GS/s sampling rate pipeline ADCs. The clock generation system, itself, achieves SNR jitter 10 bit ENOB at 1.6 GHz clock signal. The design, totally, consuming 16.5 mA at an external supply of 3.3 V, and, occupying $400 \boldsymbol{\mu}\mathbf{m} \times 360 \boldsymbol{\mu} \mathbf{m}$ silicon area, is realized in a SiGe BiCMOS $0.13 \boldsymbol{\mu} \mathbf{m}$ process.
Published Version
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have