Abstract
A three-stage compression technique that reduces test data volume and test application time for scan-based testing of intellectual property (IP) cores in system-on-chip integrated circuits is presented. In the first stage, referred to as width compression, the concept of scan chain compatibilities is combined with a method that exploits the logic dependencies between scan chains. This leads to a gated fanout decompression structure that uses c input channels to drive m scan chains (c≪m). Next, static compaction is used to reduce the number of test patterns, a step referred to as height compression. Finally, dictionary-based compression is used to further reduce test data volume. Structural information about the IP cores is not necessary for fault simulation, dynamic compaction, or test generation. By combining the advantages of the gated fan-out structure and dictionary-based compression, the proposed approach significantly reduces the test data volume and testing time with very little hardware overhead for on-chip decompression. Results are presented for the ISCAS-89 benchmarks and for four industrial circuits.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: IEE Proceedings - Computers and Digital Techniques
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.