Abstract

Routing plays an important role in VLSI/ULSI physical design. It is useful to develop advanced and efficient routers. The main nano challenge to routing is to perform rigorous performance optimization. The shrinking of geometry brings great concerns for chip performance. Interconnect effects cause longer delay. The decreasing of interconnect spacing has made the inter-wire coupling capacitance the dominant part of load capacitance, which causes longer delay and coupling noise (crosstalk). This article discusses the key technologies of performance optimization for nanometer routing. One is the interconnect optimization, which includes delay/noise modeling and interconnect architecture. The other is the performance optimization for all nets routing, which focuses on multi-constraints optimization and multi-level optimization.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.