Abstract

We address the formal verification of the control software of critical systems, i.e., ensuring the absence of design errors in a system with respect to requirements. Control systems are usually based on industrial controllers, also known as Programmable Logic Controllers (PLCs). A specific feature of a PLC is a scan cycle: 1) the inputs are read, 2) the PLC states change, and 3) the outputs are written. Therefore, in order to formally verify PLC, e.g., by model checking, it is necessary to describe the transition system taking into account this specificity and reason both in terms of state transitions within a cycle and in terms of larger state transitions according to the scan-cyclic semantics. We propose a formal PLC model as a hyperprocess transition system and temporal cycle-LTL logic based on LTL logic for formulating PLC property. A feature of the cycle-LTL logic is the possibility of viewing the scan cycle in two ways: as the effect of the environment (in particular, the control object) on the control system and as the effect of the control system on the environment. For both cases we introduce modified LTL temporal operators. We also define special modified LTL temporal operators to specify inside properties of scan cycles. We describe the translation of formulas of cycle-LTL into formulas of LTL, and prove its correctness. This implies the possibility ofmodel checking requirements expressed in logic cycle-LTL, by using well-known model checking tools with LTL as specification logic, e.g., Spin. We give the illustrative examples of requirements expressed in the cycle-LTL logic.

Highlights

  • Introduction to ModelChecking, pp. 1–13.[12] H

  • We address the formal veri cation of the control so ware of critical systems, i.e., ensuring the absence of design errors in a system with respect to requirements

  • We propose a formal programmable logic controllers (PLC) model as a hyperprocess transition system and temporal cycle-LTL logic based on LTL logic for formulating PLC property

Read more

Summary

Temporal Logic for Programmable Logic Controllers

A feature of the cycle-LTL logic is the possibility of viewing the scan cycle in two ways: as the e ect of the environment (in particular, the control object) on the control system and as the e ect of the control system on the environment. For both cases we introduce modi ed LTL temporal operators. Is implies the possibility of model checking requirements expressed in logic cycle-LTL, by using well-known model checking tools with LTL as speci cation logic, e.g., Spin.

Andrey Sergeevich Rozov
Темпоральная логика для программируемых логических контроллеров
Множество состояний
Начальное состояние
Добавим в описание состояний HTS две служебных булевых переменных и
Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call