Abstract

SVX4 is the new silicon strip readout IC designed to meet the increased tolerance requirements for Run IIb at the Tevatron collider. Devices have been fabricated, tested, and approved for production. The SVX4 is a technology migration of the SVX3D currently in use by CDF. Whereas SVX3D was fabricated in a 0.8-/spl mu/m radiation-hard process, SVX4 was fabricated in a standard 0.25-/spl mu/m mixed-signal CMOS technology using the radiation tolerant by design transistor topologies devised by the CERN RD49 collaboration. The specific cell layouts include digital cells developed by the ATLAS Pixel group, and full-custom analog blocks. Unlike its predecessors, the new also includes the necessary features required for generic use by both the CDF and D0 experiments at Fermilab. Performance of the IC includes >20 MRad total dose tolerance, and /spl sim/2000 e-rms equivalent input noise charge with 40-pF input capacitance, when sampled at 132-ns period with an 80-ns preamp risetime. At the nominal digitize/readout rate of 106/53 MHz, the 9 mm/spl times/6.3 mm die dissipates /spl sim/2 mW/channel average at 2.5 V. A review of typical operation, details of the conversion process, and performance measurements are covered.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call