Abstract

Wafer warpage occurs during the fabrication process, which induces many issues such as wafer handling, lithography alignment, device reliability. The efficiency of dicing street on wafer warpage reduction is investigated by varying the width, depth, and pitch of dicing. With the finite element method simulation results, decreasing the dicing pitch to a quarter-pitch shows a 43.7% warpage reduction. We reveal that the method of decreasing the dicing pitch is more efficient on wafer warpage reduction than that of increasing the dicing width or depth. Furthermore, the efficiency of warpage reduction by decreasing the dicing pitch is confirmed by experiments, which shows a good agreement with the simulated results. The method of decreasing the dicing pitch cut each part smaller. These small parts deform locally instead of continually over the whole wafer, resulting in an efficient wafer warpage reduction. This research provides guidelines for chiplet design or optimization of chip size to reduce the wafer warpage.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call