Abstract
In the design of sigma-delta modulator A/D converters, device-level simulation using SPICE is usually used to do the final verification while system tools are used to optimize the circuit parameters. This is because of the intolerable time and memory requirement in the device-level simulation. This paper presents a method to reduce the simulation time so that modulator optimization can be carried out at the device-level. In the proposed method, the frequency of the test signal is much higher than that in the traditional way. A simple nonlinear model of the modulator is established to analyze the harmonic distortion in the simulation. An example of a second-order modulator shows that the simulation speed can be improved by about two orders of magnitude.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.