Abstract

This paper proposes a software and hardware co-simulation verification platform suitable for satellite navigation SoC chips. The specific implementation scheme is described, and the final simulation results are given. Software simulation is written in c and assembly language, using a complete software compilation and debugging tool chain, hardware simulation is built based on verification methodology, SoC design code is written by verilog, and the software and hardware are coordinated through the VCS compiler to achieve information interaction, and then a universal simulation platform with fast speed, high authenticity and convenient debugging is realized. The simulation results show that the navigation SoC chip functions correctly.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.