Abstract

<p indent="0mm">In order to reduce the cost of the resulting circuits, a reversible circuit synthesis method by combining factoring and Boolean expression diagram (BED) is proposed. For a given cover representing the exclusive-sum-of-products (ESOP) expansion of a Boolean function, cubes in the ESOP expansion represented by shared zero-suppressed multiple-output decision diagrams are first factored by leveraging algebraic division, then a BED is built from the factored ESOP cover and a reversible circuit is synthesized from the BED by mapping a BED node to a cascade of reversible gates. The proposed synthesis method is evaluated using benchmark functions. Experimental results show that the proposed synthesis method is time efficient. Compared to the existing reversible circuit synthesis methods using a directed acyclic graph as the representation model for Boolean functions, the proposed synthesis method can reduce the quantum cost and the number of qubits of the resulting reversible circuits in many cases. On average, compared to the synthesis method by combining variables grouping and BED, the proposed synthesis method can reduce the quantum cost and the number of qubits by 5.01% and 5.47%, respectively.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.