Abstract

3C-SiC technology has advanced a lot in the last decade and the interests in making 3C-SiC power devices are growing again, in research and industry. Despite of that, there has been a lack of knowledge on the reliability of the 3C-SiC MOS structure. In this paper, we investigated the MOS capacitors fabricated on 3C-SiC/Si substrates at room temperature. From the simple I-V characterisation, an effective barrier height as high as 3.65-3.71 eV can be extracted for the fabricated 3C-SiC/SiO2 interface. Reliability test under elevated gate bias which lasts weeks demonstrates an acceptable failure rate (3450 PPM) for these state-of-the-art 3C-SiC MOS capacitors. The failure mechanism study suggests the intrinsic region is still not reached and there is still much room to improve the reliability. Minimising some obvious extrinsic defects which lead to early breakdown alone can reduce the failure rate by 100 times.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.