Abstract

Tunnel Field-Effect Transistors (TFETs) are an emerging alternative to CMOS for ultralow power and neuromorphic applications. The off current (Ioff) and, hence, the subthreshold swing (S) in these devices are limited by ambipolarity, which degrades its capabilities in complementary circuits. Here, we investigate experimentally vertical InAs/InGaAsSb/GaSb nanowire TFETs with gate-drain underlap as a potential solution to avoid ambipolarity and study the temperature dependence of the tunneling current. We compare two different TFET designs, one with an underlap between the gate and drain and the other with an overlap. The introduction of a 25-nm-long underlap region reduced the minimum achievable current Imin from 92 pA/μm to 23 pA/μm by suppressing the ambipolarity and simultaneously improved the minimum S at room temperature from 46 mV/dec to 41 mV/dec at Vds = 0.1 V. We also observe a reduction in the measured on current (Ion) from 0.1 μA/μm in the overlapped device to 0.01 μA/μm in the underlapped device at a drain bias (Vds) = 0.1 V and Ioff = 1 nA/μm. Temperature dependent measurements reveal a potential barrier at the drain junction due to the ungated region at the underlap. We determine a barrier height of 63 meV at Vds = 0.1 V based on thermionic emission combined with a ballistic transport model. Thus, we conclude that gate placement on the drain side is crucial to obtain the low off-currents in TFETs required for ultralow power electronic applications but that the trade-off between Ion and Ioff has to be considered.

Highlights

  • The growth sequence consists of a 100-nm-long InAs drain segment that is nþ-doped to 1019 cmÀ3 with tetraethyltin (TESn), a 100-nm-long unintentionally doped InAs channel with an estimated background carrier concentration of 1017 cmÀ3, and a 100 nm/300 nm long InGaAsSb/GaSb source region that is pdoped to 1019 cmÀ3 with diethylzinc (DEZn)

  • At Vds 1⁄4 0.1 V, currents measured below 210 K were at the noise floor [Fig. 3(a)], and at Vds 1⁄4 0.2 V, currents measured below 105 K were at the noise floor [Fig. 3(b)], suggesting the presence of a current limiting barrier that decreases with increasing Vds

  • A decrease in the minimum current is observed for temperatures above 240 K at all drain biases [Figs. 3(a)–3(c)], which could be attributed to the decrease in the carrier accumulation under the gate at high temperatures

Read more

Summary

Introduction

We investigate experimentally vertical InAs/InGaAsSb/GaSb nanowire TFETs with gate-drain underlap as a potential solution to avoid ambipolarity and study the temperature dependence of the tunneling current. We observe a reduction in the measured on current (Ion) from 0.1 lA/lm in the overlapped device to 0.01 lA/lm in the underlapped device at a drain bias (Vds) 1⁄4 0.1 V and Ioff 1⁄4 1 nA/lm.

Results
Conclusion

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.