Abstract

Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as a solution to System-on-Chip (SoC). The routing algorithm and topology are significant because it powerfully affects the overall performance of Network-on-Chip (NoC). Routing algorithm can classify into partial-adaptive, fully adaptive and deterministic. In this project, some parameter has evaluated to study the impact of parameter towards NoC performance. The Noxim and NIRGAM simulator are used to observe the performance of each routing algorithm and topology. The experiment showed that the network size and packet injection is proportional to the average latency, throughput, and energy. Torus topology has better performance compare to mesh topology. From the experiment 1 and 2 results, we observe that, although adaptive routing algorithm has better performance in 4 × 4 mesh topology but deterministic routing algorithm showed a better performance in the 9 × 9 mesh topology.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.