Abstract

A computer-efficient algorithm to determine the parasitic capacitances and inductances associated with high-density multilevel interconnections on GaAs-based integrated circuits is presented. The self and coupling interconnection capacitances have been determined by an efficient and more flexible network analogue method developed for the finite dimension interconnection configurations as well as by the method of moments in conjunction with a Green's function appropriate for the geometry of the interconnection lines. The Green's function was obtained by using the method of multiple images. The results include the fringing fields as well as the shielding by the neighboring interconnections. For a given set of the interconnection dimensions, the algorithm takes less than 30 seconds of computer processing time on a mainframe computer equipped with a math co-processor. The algorithm has been used to study the dependences of the interconnection capacitances and inductances on the interconnection parameters such...

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.