Abstract

This paper presents the design and simulation of multilevel inverter topologies configuring nested arrangement. It has the remarkable feature of reduced number of diodes and concomitantly higher efficiency compared to the neutral-point clamped (NPC) inverter topology. The simulation of nested multilevel topology is fulfilled for four, five, six, seven, eight and nine output voltage levels having connected with a three phase star connected RL load. The performance comparison for different output voltage levels is accomplished in terms of total harmonic distortion (THD). The carrier-based sinusoidal PWM techniques, namely, phase disposition (PD), phase opposition disposition (POD) and alternative phase opposition disposition (APOD) are adopted here in order to reduce harmonic distortion in the output voltage as well as load current. The harmonic analysis is carried out through FFT analysis. The simulation is performed using MATLAB/Simulink software version R2012b.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call