Abstract
As the power demands increase for airplanes, heavy duty electric vehicles and data centers, their dc bus voltages are expected to increase. While this reduces cable weight and improves system efficiency, electric arcs become an increasingly dangerous fault condition. Arcs fall under two categories—in series or in parallel with a load. Parallel arcs release large amounts of energy as high and low voltage electrodes are almost shorted, whereas series arcs act as an inserted impedance. Both parallel and series arcs can cause electromagnetic interference, insulation damage and fires. Parallel arcs cause large load current surges, which can be detected and handled with overcurrent protection. Series arcs decrease the load current, making them more difficult to detect than their parallel arc counterpart. Various detection methods and series arc models have been studied in the past. Although some models reflect the underlying phenomena, few explain how the occurrence and severity of series arcs are linked with load and source impedance of the circuit. Based on a large group of test data with RC loads and a fixed loop inductance, this paper uses a generic waveform to formalize a two-stage energy mechanism that describes series dc arc transients. These provide analytical insights into how load capacitance can improve arc prevention. The findings in this paper can be extended to constant power loads and guide future load designs with series arc prevention for dc networks.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.