Abstract

A novel intellectual property (IP) VLSI architecture for the implementation of real time and low complexity fast motion estimation for multimedia applications is proposed. The motion estimation is a key issue either in H.263/MPEG video coding or in image filtering. Specifically, the algorithms based on the predictive spatio-temporal technique achieve high coding quality at reasonable computational power by exploiting the spatio-temporal correlation of the video motion field. The novel architecture, obtained by a design reuse methodology, is parametric and configurable and hence it allows for the implementation of different predictive algorithms. It also features hardware complexity scalability and it is suitable for the design of ASICs optimized for a wide range of multimedia applications. The IP, synthesized for a 0.25 /spl mu/m CMOS technology, achieves a computational power up to 740/spl times/10/sup 6/ absolute differences per second, for a maximum 0.96 mm/sup 2/ core size, and permits the processing of typical video images at clock frequencies of a few MHz.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.