Abstract
The effective modeling methodology of 4H-SiC trench gate MOSFETs is presented. The potential barrier lowering at the MOS channel region suggested by I-V measurements is implemented to commercial TCAD tool as the net-doping reduction. The proposed model is validated by comparison of TCAD simulations with I-V measurements and SEM image observations.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.