Abstract

A novel SOI LDMOS with a stepped polysilicon compound buried layer (SP-CBL) is proposed in this paper. In the SP-CBL SOI LDMOS, a stepped polysilicon layer is introduced into the buried layer. Firstly, SP-CBL brings in two new electric field peaks and modulates the electric field of drift region and obviously promotes the breakdown voltage (BV). Secondly, SP-CBL reduces the thickness of the top buried oxide layer, and the doping concentration of the drift region is thus increased according to the RESURF condition. The specific on-resistance (Ron,sp) is reduced. In addition, the polysilicon conducts heat more efficiently than SiO2, relieving the self-heating effect to some extent. The effects of critical structure parameters on the device performances are investigated. Ultimately, compared with the partial compound buried layer structure (P-CBL SOI LDMOS), BV of SP-CBL SOI LDMOS is enhanced by 13.7% and Ron,sp is reduced by 15% at the same device dimension, and the maximum temperature is dropped by 7.2 K at the power of 1 mW/μm. Compared with the conventional SOI LDMOS (C-SOI LDMOS), BV is enhanced by 66.3%, Ron,sp is reduced by 52.4%, and temperature is depressed by 11.4 K.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.