Abstract

Network on Chip (NoC) has been proposed as an efficient solution to communication problems in on-chip processors. The probability of failure increases in these systems because the complexity involved in continuous device scaling and the number of components embedded on a chip increases. Therefore, a fault-tolerant design has become a key aspect of designing chips to enhance the system reliability. This paper proposes a system-level mapping technique called FTCM, which enhances the performance and communication energy. It emphasizes on core mapping based on the application core graph and spare core placement in non faulty available processing cores because of core failures in the NoC. This technique mainly focuses on the issue of spare core allocation and its impact on the system performance. Experimental results shows that the communication energy conservation in FTCM is 16.8% compared with FASA and 19.2% compared with FARM, performance improvement of FTCM is 12.6% compared with FASA and 14.77% compared with FARM. Moreover, our method is applicable to both random and distributed core graphs.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.