Abstract

In the nanoscale regime circuit and device performance degrades due to the presence of parasitic capacitance. In the case of scaled devices, short channel effects (SCEs) are substantially reduced by using gate underlap at source and drain side with a significant reduction of drain current. Again, the implementation of the spacer on either side of the gate region helps to realize better drain current with a substantial increase in parasitic capacitance (C gg ), which deteriorates the device performance. In order to overcome these drawbacks, a corner spacer (CS) is introduced in double gate heterostructure MOSFET (DG-HMOSFET), which improves the device characteristics with the reduction in parasitic capacitances. The proposed work presents the comparison among spacer (S) and CS on DG-HMOSFET in order to realize the improvement of device parameters. Thus, the incorporation of high-k on CS- DG-HMOSFET shows the reduction in parasitic capacitance in all directions as compared to S-DG-HMOSFET.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.