Abstract
A novel quasi silicon-on-insulator (QSOI) capacitorless dynamic random access memory (DRAM) Cell with bulk substrate is proposed and investigated for the first time. The QSOI DRAM cell is based on the promising highly scalable QSOI device structure. The deep L-shape layer of proposed QSOI cell can provide isolation between adjacent cells along bit line, without increasing the cell area as the one transistor (1T) bulk capacitorless DRAM cell. The electrical performance of this structure is also studied and compared with 1T-bulk cell. Longer retention time and larger sensing margin can be achieved in the proposed QSOI cell, due to the suppressed leakage current. The results indicate that QSOI cell has great potentials for high density DRAM applications.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.