Abstract

In this paper we propose a hierarchical decoder to augment power saving of the sentry-table filter based low power branch target buffer (BTB) of branch predictor in modern processors. The sentry table scheme filtrates unnecessary accesses of branch target buffer to reduce dynamic power consumption, yet the power saving was found hysterically bound by the power dissipation of decoder, especially when the BTB size grows. The proposed hierarchical decoder (H-DEC) can significantly offset the effect of decoder power dissipation. We use CACTI tool, SimpleScalar and Watch simulators and SPEC2000 benchmarks to conduct our experiments. From our empirical studies, power savings for BTB can be further improved from 19-38% to 68-91%; and those for branch predictor from 17-21% to 37-81%.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.