Abstract

This paper consists of design based on sustainable energy efficient ALU32Bit and for that reason we have used four different members of GTL IO standards on 65nm technology. In this paper, we have considered two main parameters for analysis that are frequencies in GHz and AIRFLOW (LFM 250). We have considered Medium as a default profile for heat sink and environment is constant. Xilinx is used for the simulation of logic with Verilog as hardware description language. We have done our analysis for different frequency values for WLANs based on IEEE 802.11 standards. When we scale down from 60GHz to 0.9 GHz we observed maximum IO power reduction and leakage power reduction in GTL, constant clock power and logic power reduction in all the considered IO standards and maximum Signal power reduction in GTLP_DCI and GTL_DCI.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.