Abstract

Chaos-based encryption has suggested a new and efficient way to deal with the problem of fast and highly secure image encryption. In this paper, a new chaotic key generator for image encryption and its FPGA implementation based on a chaos switching rule between Lorenz's and Lm's non-linear systems is proposed for designing a real-time secure symmetric encryption scheme. The originality of this new scheme is that it allows a low cost image encryption for embedded systems while still providing a good trade-off between performance and hardware resources. Our experimental results have demonstrated the feasibility and the efficiency of our secure solution on Xilinx FPGA virtex technology. Thorough experimental tests are carried out with detailed analysis, demonstrating the high security and fast encryption speed of the new scheme while still able to resist statistical and Key analysis attacks.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.