Abstract

Hardware as well as software implementations of cryptographic algorithms are susceptible to power analysis and fault attacks. We propose a power analysis-resistant and self-checking deterministic random bit generator. The proposed structure allows a concurrent code checking and an output suppression in the case of errors.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.