Abstract
A method of fabricating 40-nm gate-length n-metal–oxide–semiconductor field effect transistors (MOSFETs) is described in detail. The fabrication of MOSFETs with gate lengths of this order poses two major problems: how to fabricate such small-geometry gate electrodes, and how to fabricate the ultrashallow source and drain junctions required. Two special techniques are used to overcome these problems: a resist-thinning process using isotropic oxygen plasma ashing for the fabrication of the gate electrodes, and a process of solid-phase diffusion from phosphorus-doped silicated-glass gate sidewalls for fabrication of the source and drain junctions. The resulting 40-nm gate electrodes and ultrashallow 10-nm junctions have an adequate impurity concentration and have been shown to function successfully. It has been confirmed that these 40-nm gate-length n-MOSFETs have good electrical characteristics at room temperature. Certain details of small-geometry MOSFET electrical characteristics are studied using these devices.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures Processing, Measurement, and Phenomena
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.