Abstract

The vertical interconnects in 3D ICs employ through-silicon vias (TSVs), which are frequently performance bottlenecks due to their high capacitive coupling. In order to reduce it, this work analyses the effect of temporal misalignment between signals and presents an algorithm to exploit it. The approach, based on an optimal bit-to-TSV assignment and hardware-efficient codes, enables a dramatic improvement in the 3D interconnect performance. Experimental results show that the proposed mapping reduces the delay and the noise of modern 3D interconnects by about 40 %-50 %. In combination with the classical bus invert coding, an additional decrease in the energy consumption by about 15 % is obtained.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.