Abstract
In this letter, a novel dual high-/spl kappa/ approach, different high-/spl kappa/ dielectrics in nMOS and pMOS, with poly Si gate electrode is introduced. By turning the Fermi-pinning effect into an advantage, this dual high-/spl kappa/ approach achieved a lower V/sub tp/ and a symmetrical V/sub tn//V/sub tp/ over a wide range of channel lengths for potential high-/spl kappa//poly Si CMOS application. In addition to the V/sub t/ control, this approach also can improve the drive current ratio between nMOS and pMOS, which would further scale the CMOS area by reducing the pMOS width.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.