Abstract

The power consumption has become a critical issue, and hence a great attention and high importance is given to design of low voltage(LV) low power (LP) and high gain integrated circuits in last few decades. In order to achieve high performance analog circuits are usually combined with digital circuits in mixed signal systems. Opamp's are highly power hungry analog block used in large number of applications. Hence OTAs are preferred over Opamp. As technology scales down OTA design becomes more challenging since supply voltage scales down but keeping threshold voltage relatively constant. This paper deals with design of gate driven and bulk driven OTA using cadence virtuoso in 180nm technology with the supply voltage 1.6 V and 0.4 V respectively. Different performance parameter like DC gain, power consumption, transconductance, gain margin and phase margin, CMRR and unity gain bandwidth are analyzed.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.