Abstract

Sub-100 nm CMOS transistors with ultra-thin gate dielectrics below 2.0 nm were fabricated and characterized. Super-steep retrograde channel profiles using boron (NMOS) or arsenic (PMOS) channel implantation followed by selective epitaxial growth of undoped-Si were found to effectively reduce short-channel effect and improve current drivability even in the sub-100 nm regime. For NMOS, indium implanted devices showed better short-channel immunity, however, no improvement in current drivability was observed. Optimization of the gate oxide thickness versus gate length was investigated in the presence of direct tunneling leakages and for the first time, an experimental guideline of oxide scaling is proposed. For PMOS, to suppress boron penetration, sub-2.0 nm stack gate dielectrics of oxynitride and LPCVD nitride were developed, which showed excellent transistor characteristics.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.