Abstract

With the provable asymptotically optimal property in the sense of channel capacity, polar codes have emerged as one of the potential channel code candidates for the next-generation wireless communication systems. To date, numerous works have been reported on VLSI implementation of polar decoders. However, the efficient hardware design of polar decoders that can be used in the real-time energy-constraint mobile devices is still a huge challenge. This paper, for the first time, investigates high-speed low-power polar decoder design using FinFET and near-threshold computing (NTC) technologies. Specifically, the hardware performance of polar decoder with belief propagation (BP) decoding approach is studied and evaluated. Synthesis results show that the joint use of these two emerging technologies can lead to significant reduction in both power consumption and decoding delay at the same time.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.