Abstract

We investigated an oversampling Σ– Δ A/D converter (ADC) with a large signal-to-noise ratio (∼80 dB or more) and a wide bandwidth (∼100 MHz), which were formed from single flux quantum circuits. The ADC consisted of a second-order lowpass Σ– Δ modulator and a third-order sinc decimation filter. A ladder circuit was utilized to supply the high frequency sampling clock signal of more than 16 GHz to the modulator. The third-order sinc filter was designed from a multistage decimation sinc filter and a multiple integration sinc filter. By combining both sinc filters, the sinc filter operating with a decimation factor of 16 at the high clock frequency of more than 16 GHz could be designed in the chip area of ∼10 × 10 mm 2. Experimentally, we measured the bit rate of the ladder circuit from an average voltage measurement and an oscilloscope observation, and obtained the bit rate of 31 Gbps.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.