Abstract

Asynchronous serial communications are frequently used for data exchange between test system and the peripheral to be tested in research and development of automatic test systems. However, in most conditions, a test system with a single CPU can not meet the demand of multi-channel asynchronous serial communications. In the design of an automatic test system that takes FPGA+DSP as its core architecture, we develop a new approach to 4-channel serial interface based on the asynchronous communications element (ACE) TL16C554, which makes 4-channel full duplex asynchronous serial communications possible. In this paper, the structure and characteristics of ACE TL16C554 are introduced at first, and then the design of the interface is described in detail according to the serial communications protocols. The interface controller is implemented in FPGA in Verilog HDL and the initialization of the ACE is conducted by DSP. It has been demonstrated that the 4-channel asynchronous serial interface works stably and reliably.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.