Abstract

Several design aspects of a high-performance analog cell library implemented in 3-/spl mu/m CMOS are described, including an improved central biasing scheme, a circuit for high-swing cascode biasing, an impact ionization shielding technique, and a family of operational transconductance amplifiers including a precision low offset-voltage amplifier utilizing lateral bipolar transistors.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.