Abstract

This paper presents the design, verification, system integration and the physical realization of a high-speed monolithic phase-locked loop (PLL) based clock and data recovery (CDR) circuit. The architecture of the CDR has been realized as a two-loop structure consisting of coarse and fine loops, each of which is capable of processing the incoming low-speed reference clock and high-speed random data. Important features of this CDR include small area, single 1.2 V power supply, low power consumption, capability to operate at very high data rates, and the ability to handle between 2.4 Gbps and 3.2 Gbps data rate. The CDR architecture was realized using a conventional 0.13 /spl mu/m digital CMOS technology, which ensures a lower overall cost and better portability for the design. The circuit is capable of operating at sampling frequencies of up to 3.2 GHz, and still can achieve robust phase alignment. The overall power consumption is estimated as 18.6 mW at a 3.2 GHz sampling rate. The overall silicon area of the CDR is approximately 0.3 mm/sup 2/ including its internal loop filter capacitors.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.