Abstract

In this paper the design and the implementation of high and low modulo (2/sup 16/+1) multiplier used in the international data encryption algorithm (IDEA) is presented. The used mathematical formula for each multiplier is provided. The comparison between the high and the low modulo multiplier is discussed and the comparison is performed according to the following: the multiplier location in IDEA structure, the process whether encryption or decryption, the used inputs and keys, the number of gates and the maximum speed. Exploring the differences between them will result in the following: the correct encryption/decryption process, the complete definition of IDEA, increased number of gates in the design of high modulo multiplier to correct the zero input state problem, the ability to customize the IDEA and to increase the operating speed of the target IDEA chip. The two modulo multipliers are implemented on Xilinx FPGA Spartan II family and the target chip is XC2S100-5PQ208C.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.