Abstract

This paper describes the design and implementation of an ultra low power RSA coprocessor. By improving the Montgomery's algorithm, and using several low power techniques on the design of the RSA coprocessor, this paper has designed a RSA coprocessor with ultra low power consumption and high performance. The RSA coprocessor is implemented using TSMC 0.18 um CMOS technology in one of the ZTEIC Corporation's intellectual cards. It can execute 512 bit/ 1024 bit/ 2048 bit RSA modular exponentiations. When executing 1024 bit RSA operations, the throughput is about 107.5 kbps at 200 MHz clock. When executing 2048 bit RSA operations, the throughput is about 57 kbps at 200 Mhz. It's maximum power consumption is 32.5 mW when executing 2048 bit RSA modular exponentiation.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.