Abstract

This Paper Presents a Design and Analysis of Multimode Single Precision Floating PointArithmetic Unit Using VERILOG Hardware Description Language on FPGA. The multimode floatingpoint arithmetic unit have addition, subtraction, multiplication and division operations. The device usedis Zed Board Zynq Evaluation and Developed Kit (xc7z020clg484-1) on which the proposed design willbe physically verified. We design and analyse the efficient multimode floating point arithmetic unit forIEEE 754 floating point number system, which gives a better implementation in terms of area ofhardware. We have four separate units for four different arithmetic operations, by combining additionand subtraction unit into one and multiplication and division unit into one and by efficient optimization.The result of this combination is to reduce the number of LUTs used in FPGA. Thus the total area ofhardware required will be reduced. The LUTs reduction is 14% and area reduction is 19%.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.