Abstract

We conducted experiment to reduce the level defect density in 7.5nm thin SiO2 CMOS by improving the pre-cleaning of silicon surface before gate oxidation. Fast wafer level reliability monitoring is implemented using ramped voltage stress (RVS) where from the breakdown Weibull chart, the inclination point of intrinsic and extrinsic will give the measurement of defect density (unit is number of defect per cm2). We measured high defect density of >20 times the defect density target. Through systematic problem solving methodology, root cause was found to be due to ineffective cleaning method. With the additional SPM cleaning in the gate oxidation pre-clean step, defect density reduced by almost 95%. SPM chemistry reduces the surface roughness and also improves contaminations removal on the wafer surface prior to gate oxidation. Rougher interface of Si-SiO2 leads to early failure and lower TDDB. Inline silicon surface roughness check is not practical due to very small nature of embedded-type contaminants a rough silicon surface creates. In order to increase detection probability of micro-sized particles, a good reliability monitoring strategy using special test structures is implemented.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.