Abstract

Comparison between current and voltage testing in a scan-path flip-flop affected by single bridging defects is presented. Defects obtained by inductive fault analysis (IFA) have been classified depending on the location within the scan cell and its electrical behaviour has been simulated using HSPICE. Current (I/sub ddq/) testing of zero resistance bridges covers only 92% of the realistic bridges obtained by IFA. The remaining 8%, can be detected by logic (voltage) testing. For realistic bridges with resistance above 2 Omega , current testing is highly efficient achieving 100 % coverage with the appropriate I/sub ddq/ sensor. On the contrary, logic testing is highly inefficient in detecting resistive bridges some of which may cause timing degradation in spite of error free quiescent behaviour. >

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.