Abstract

Pulse-width sequences are identified as the determining factor for common-mode (CM) voltage, which together with CM path generate CM current. This paper introduces a series of pulse-width modulation (PWM) methods, which are focusing on reducing CM noise of three-phase inverters as motor controller. Firstly, theoretic analysis and PWM reduction methods of CM voltage for general three-phase two-level inverters are introduced. Analysis results indicate that the realization of CM noise reduction should take switching frequency and loop impedance into consideration together to avoid CM resonant phenomenon. The regular three-phase two-level inverter is incapable of eliminating CM voltage because of the limitation of topology. Then, optimal PWM methods applied to for advanced topologies can be utilized to eliminate the CM voltage theoretically. Two typical typologies presented in this paper are three-level inverters and paralleled inverters. Three-level inverters can achieve zero-CM output voltage by selecting zero-CM voltage vectors at the expense of power quality. However, for paralleled inverters, zero-CM PWM method is able to achieve zero CM voltage output, as well as the improved output current harmonics and voltage balancing.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.