Abstract

We developed and reported on a 3-D stacked CMOS image sensor (CIS) with a massive number of micro-bump interconnections placed at a narrow pitch between silicon substrates that pushes the envelope of CIS functions. The resistances of the interconnections were measured to be less than one hundredth of an ohm per bump with a test structure. There were, however, a small number of defective micro bumps with much higher impedance among the four million interconnections of the sensor. We developed a method for distinguishing defective interconnections from other defects and evaluated all interconnection resistances in a short amount of time with additional circuits in the CIS with reduced variable factors by using a modified current flow mode. This method makes it possible not only to identify defective interconnections but also to measure their impedances with less fluctuation.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.