Abstract

Leakage has become one of the most dominant factors of power management and signal integrity of nanometer scale integrated circuits. Recently, power gating structures has proven to be effective in controlling leakage. In this paper an alternative dual-Vth reduced power gating structure is proposed for better reduction of leakage currents, especially for low-power, high-performance portable devices. The proposed technique maintains an intermediate power saving state as well as the conventional power cut-off state. Experimental results have demonstrated that the proposed technique can significantly reduce leakage current and associated power consumptions during the hold and cut-off power saving modes. It has also been demonstrated that the proposed technique significantly reduces ground bounce due to power mode transition.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call