Abstract

AbstractIn artificial neural networks, the “synaptic weights” connecting the neurons are adjusted during the training. Beyond silicon, functionalizing the back‐end‐of‐line (BEOL) of CMOS circuits with novel materials is a key enabler for deploying neural network accelerators. The hardware implementation of the synaptic weights requires linear and reprogrammable resistive elements. In ferroelectric tunnel junctions, the resistance is programmed by controlling the configuration of the ferroelectric domains with electrical pulses. From ferroelectric HfZrO4 to HfO2–ZrO2 nanolaminates (NL), the crystallization temperature lowers below the upper limit of 400 °C required for CMOS BEOL. The device footprint is reduced, and the maximum‐to‐minimum conductance ratio increases from 7 to 32. Operated with pulses in the ultra‐fast (20 ns) and biological (500 µs) timescales, the synaptic plasticity exhibits several regimes. Dynamic hysteresis mode characterization after up to 1011 switching cycles indicates the coexistence of ferroelectric and non‐ferroelectric effects such as defect rearrangement. Temperature‐dependent transport measurements in the Ohmic (linear) regime support these conclusions. Multi‐level resistive switching is achieved in HfO2–ZrO2 NL co‐integrated to CMOS in the BEOL. 1T‐1R operation is demonstrated, paving the way for hardware implementation of synaptic weights for in‐memory neuromorphic computing.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.