Abstract
China Spallation Neutron Source (CSNS)–Beam Line 09 (BL09) was used to study 28 nm system on chip (SoC) atmospheric neutron single event effect for the first time. The on chip memory (OCM), D-Cache and BRAM blocks were tested respectively. Different single event effects were detected, such as single bit upset, multi cell upset and single event functional interruption. The experiment illustrated that there is a significant discrepancy in results whether neutron from 1 MeV to 10 MeV contributions are considered in studying 28 nm SoC single event effect. The experiment and Geant4 simulation results indicated that the influence of 1 MeV to 10 MeV neutron cannot be neglected. The average bit cross section and soft error rate (SER) per Mbit at Beijing sea level of the 28 nm SoC are 1.50 × 10−15 cm2·bit−1 and 22 FIT·Mbit−1.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.