Abstract

Networks-On-Chip are widely used in modern System-on-Chips to provide necessary communication between growing number of IP blocks. They are paramount to performance and power as they constitute primary shared resources in the systems. Modern system-level simulators and design exploration tools integrate cycle-accurate models of the NoCs which are notoriously slow and therefore severely impact the design process. To maintain design agility, there is a need for scalable, fast, and accurate simulation and design exploration frameworks. In this talk I will discuss recent research on the fast and accurate analytical models that can replace slow cycle-accurate models of the NoCs in system-level models. This research leverages queuing theory for quick automatic generation of the analytical models for systems with many traffic classes, priority arbitration and bursty traffic. I will conclude with future research directions.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.